#### TPS65100, TPS65101, TPS65105 SLVS496D - SEPTEMBER 2003-REVISED AUGUST 2016 # TPS6510x Triple Output LCD Supply With Linear Regulator and VCOM Buffer #### **Features** - 2.7-V to 5.8-V Input Voltage Range - 1.6-MHz Fixed Switching Frequency - 3 Independent Adjustable Outputs - Boost Converter Output Voltage V<sub>O1</sub> of up to 15 V With < 1% Output Voltage Accuracy - Negative Regulated Charge Pump V<sub>O2</sub> - Positive Charge Pump V<sub>O3</sub> - Integrated VCOM Buffer - Virtual Synchronous Converter Technology in **Boost Converter** - Auxiliary 3.3-V Linear Regulator Controller - Internal Soft Start - Internal Power-On Sequencing - Fault Detection of all Outputs (TPS65100/05) - No Fault Detection (TPS65101) - Thermal Shutdown - Available in TSSOP-24 and VQFN-24 PowerPAD™ Packages ## 2 Applications - TFT LCD Displays for Notebooks - TFT LCD Displays for Monitors - Portable DVD Players - **Tablet PCs** - Car Navigation Systems - Industrial Displays #### **Block Diagram** Copyright © 2016, Texas Instruments Incorporated ## 3 Description The TPS6510x series offers a compact and small power supply solution that provides all three voltages required by thin film transistor (TFT) LCD displays. The auxiliary linear regulator controller can be used to generate a 3.3-V logic power rail for systems powered by a 5-V supply rail only. The main output V<sub>O1</sub>, is a 1.6-MHz, fixed-frequency PWM boost converter providing the source drive voltage for the LCD display. The device is available in two versions with different internal switch current limits to allow the use of a smaller external inductor when lower output power is required. TPS65100/01 has a typical switch current limit of 2.3 A, and the TPS65105 has a typical switch current limit of 1.37 A. A fully integrated adjustable charge pump doubler/tripler provides the positive LCD gate drive voltage. An externally adjustable negative charge pump provides the negative gate drive voltage. Due to the high 1.6-MHz switching frequency of the charge pumps, inexpensive and small 220-nF capacitors can be used. The TPS6510x series has an integrated VCOM buffer to power the LCD backplane. For LCD panels powered by 5 V only, the TPS6510x series has a linear regulator controller using an external transistor to provide a regulated 3.3-V output for the digital circuits. For maximum safety, the TPS65100/05 goes into shutdown as soon as one of the outputs is out of regulation. The device can be enabled again by toggling the input or the enable (EN) pin to GND. The TPS65101 does not enter shutdown when one of the outputs is below its power good threshold. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-------------|-------------------| | TPS6510x | HTSSOP (24) | 7.80 mm × 4.40 mm | | | VQFN (24) | 4.00 mm × 4.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## **Table of Contents** | 1 | Features 1 | 9 | Application and Implementation | . 17 | |---|--------------------------------------|----|-----------------------------------------------------|------| | 2 | Applications 1 | | 9.1 Application Information | 17 | | 3 | Description 1 | | 9.2 Typical Applications | 17 | | 4 | Revision History2 | | 9.3 System Examples | 24 | | 5 | Device Options | 10 | Power Supply Recommendations | . 26 | | 6 | Pin Configuration and Functions | 11 | Layout | | | 7 | Specifications5 | | 11.1 Layout Guidelines | 26 | | • | 7.1 Absolute Maximum Ratings 5 | | 11.2 Layout Example | 26 | | | 7.2 ESD Ratings | | 11.3 Thermal Performance | 27 | | | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support | . 28 | | | 7.4 Thermal Information | | 12.1 Device Support | 28 | | | 7.5 Electrical Characteristics | | 12.2 Documentation Support | 28 | | | 7.6 Dissipation Ratings 8 | | 12.3 Related Links | 28 | | | 7.7 Typical Characteristics | | 12.4 Receiving Notification of Documentation Update | s 28 | | 8 | Detailed Description | | 12.5 Community Resource | 28 | | Ŭ | 8.1 Overview | | 12.6 Trademarks | 28 | | | 8.2 Functional Block Diagram | | 12.7 Electrostatic Discharge Caution | 29 | | | 8.3 Feature Description | | 12.8 Glossary | 29 | | | 8.4 Device Functional Modes | 13 | Mechanical, Packaging, and Orderable Information | . 29 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision C (April 2006) to Revision D **Page** Submit Documentation Feedback Copyright © 2003–2016, Texas Instruments Incorporated # 5 Device Options | LINEAR REGULATOR OUTPUT<br>VOLTAGE | MINIMUM SWITCH CURRENT LIMIT | PACKAGE MARKING | |------------------------------------|------------------------------|-----------------| | 3.3 V | 1.6 A | TPS65100 | | 3.3 V | 1.6 A | TPS65101 | | 3.3 V | 0.96 A | TPS65105 | # 6 Pin Configuration and Functions ## **Pin Functions** | | PIN | | | | | | |------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | HTSSOP | VQFN | 1/0 | DESCRIPTION | | | | BASE | 3 | 6 | 0 | Base drive output for the external transistor. If Linear Regulator is not needed pull this pin against VIN. | | | | C1+ | 16 | 19 | _ | Positive terminal of the charge pump flying capacitor | | | | NAMEHTSSOPVQFNBASE36OBase drive output pin against VIN.C1+1619—Positive terminalC1-1720—Negative terminal doubler mode, this | | _ | Negative terminal of the charge pump flying capacitor | | | | | C2+ | 14 | 17 | _ | Positive terminal for the charge pump flying capacitor. If the device runs in voltage doubler mode, this pin should be left open. | | | | C2-/MODE | 15 | 18 | _ | Negative terminal of the charge pump flying capacitor and charge pump MODE pin. If the flying capacitor is connected to this pin, the converter operates in a voltage tripler mode. If the charge pump needs to operate in a voltage doubler mode, the flying capacitor is removed and the C2-/MODE pin should be connected to GND. | | | | СОМР | 22 | 1 | _ | Compensation pin for the main boost converter. A small capacitor is connected to this pin. $ \\$ | | | | DRV | 18 | 21 | 0 | External charge pump driver | | | | EN | 24 | 3 | I | Enable pin of the device. This pin should be terminated and not be left floating. A logic high enables the device and a logic low shuts down the device. | | | | ENR | 23 | 2 | I | Enable pin of the linear regulator controller. This pin should be terminated and not be left floating. Logic high enables the regulator and a logic low puts the regulator in shutdown. | | | | FB1 | 1 | 4 | I | Feedback pin of the boost converter | | | | FB2 | 21 | 24 | I | Feedback pin of negative charge pump | | | | FB3 | 12 | 15 | I | Feedback pin of positive charge pump | | | | FB4 | 2 | 5 | I | Feedback pin of the linear regulator controller. The linear regulator controller is set to a fixed output voltage of 3.3 V or 3 V depending on the version. | | | | GND | 19 | 22 | _ | Ground | | | | OUT3 | 13 | 16 | 0 | Positive charge pump output | | | | PGND | 7, 8 | 10, 11 | _ | Power ground | | | | REF | 20 | 23 | 0 | Internal reference output typically 1.23 V | | | | SUP | 9 | 12 | I | Supply pin of the positive, negative charge pump, boost converter gate drive circuit, and VCOM buffer. This pin should be connected to the output of the main boost converter and cannot be connected to any other voltage source. For performance reasons, it is not recommended for a bypass capacitor to be connected directly to this pin. | | | | SW | 5, 6 | 8, 9 | _ | Switch pin of the boost converter | | | | VCOM | 10 | 13 | 0 | VCOM buffer output | | | | VCOMIN | 11 | 14 | I | Positive input terminal of the VCOM buffer. When the VCOM buffer is not used, this terminal can be connected to GND to reduce the overall quiescent current of the IC. | | | | VIN | 4 | 7 | I | Input voltage pin of the device | | | | PowerPAD™/<br>Thermal Die | _ | _ | _ | The PowerPAD or exposed thermal die needs to be connected to the power ground pins (PGND) | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | MIN | MAX | UNIT | |------------------------------------------------|-------------------|-------------------------|------| | Voltages on pin VIN <sup>(2)</sup> | -0.3 | 6 | V | | Voltages on pin SUP, PG (2) | -0.3 | 15.5 | V | | Voltage on pin FB1, FB2, FB3, FB4 | -0.3 | 5.5 | V | | Voltages on pin EN, MODE, ENR (2) | -0.3 | V <sub>I</sub> + 0.3 | V | | Voltage on VCOMIN | -0.3 | 14 | V | | Voltage on pin SW <sup>(2)</sup> | -0.3 | 20 | V | | Voltage on pin DRV | -0.3 | 15 | V | | Voltage on pin REF | -0.3 | 4 | V | | Voltage on pin BASE | -0.3 | 5.5 | V | | Voltage on pin VOUT3 | -0.3 | 30 | V | | Voltage on pin VCOM | -0.3 | 15 | V | | Voltage on pin C1+, C2+ | -0.3 | 30 | V | | Voltage on pin C1-, C2- | -0.3 | 15 | V | | Continuous power dissipation | See <i>Dissip</i> | See Dissipation Ratings | | | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stq</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | \/ | Flootrootatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------|-----|-----|-----|------| | $V_{I}$ | Input voltage | 2.7 | | 5.8 | V | | L | Inductor <sup>(1)</sup> | | 4.7 | | μH | | T <sub>A</sub> | Operating free-air temperature | -40 | | 85 | °C | | $T_J$ | Operating junction temperature | -40 | | 125 | °C | (1) See the Detailed Design Procedure for further information. Copyright © 2003–2016, Texas Instruments Incorporated <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.4 Thermal Information | | | TPS6 | TPS6510x | | | | |------------------------|----------------------------------------------|--------------|------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | PWP (HTSSOP) | RGE (VQFN) | UNIT | | | | | | 24 PINS | 24 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.2 | 33 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 18.9 | 35.3 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.4 | 10.7 | °C/W | | | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | 0.4 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 16.2 | 10.8 | °C/W | | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.1 | 1.8 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 7.5 Electrical Characteristics $V_1 = 3.3 \text{ V}$ , $EN = V_1$ , $V_{O1} = 10 \text{ V}$ , $T_A = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ , typical values are at $T_A = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------|-------|-------|-------|------------| | SUPPLY C | URRENT | | - | | | | | V <sub>I</sub> | Input voltage range | | 2.7 | | 5.8 | V | | I <sub>I(VIN)</sub> | Quiescent current (VIN) | ENR = VCOMIN = GND, V <sub>O3</sub> = 2 × V <sub>O1</sub><br>Boost converter not switching | | 0.7 | 0.9 | mA | | | Charge pump quiescent | $V_{O1} = SUP = 10 \text{ V}, V_{O3} = 2 \times V_{O1}$ | | 1.7 | 2.7 | mΛ | | I(QCharge) | current (SUP) | $V_{O1} = SUP = 10 \text{ V}, V_{O3} = 3 \times V_{O1}$ | | 3.9 | 6 | mA | | I(QVCOM) | VCOM quiescent current (SUP) | ENR = GND, V <sub>O1</sub> = SUP = 10 V | | 750 | 1300 | μΑ | | I(QEN) | LDO controller quiescent current (VIN) | ENR = V <sub>I</sub> , EN = GND | | 300 | 800 | μΑ | | l(sd) | Shutdown current (VIN) | EN = ENR = GND | | 1 | 10 | μA | | V <sub>IT</sub> | Undervoltage lockout threshold | V <sub>I</sub> falling | | 2.2 | 2.4 | V | | | Thermal shutdown temperature threshold | T <sub>J</sub> rising | | 160 | | °C | | LOGIC SIG | NALS | | | | | | | V <sub>IH</sub> | High-level input voltage (EN, ENR) | | 1.5 | | | V | | V <sub>IL</sub> | Low-level input voltage (EN, ENR) | | | | 0.4 | V | | l <sub>IH</sub> , l <sub>IL</sub> | Input leakage current | EN = ENR = GND or V <sub>I</sub> | | 0.01 | 0.1 | μA | | MAIN BOO | ST CONVERTER V <sub>O1</sub> | | | | | | | V <sub>O1</sub> | Output voltage range | | 5 | | 15 | V | | V <sub>O1</sub> – V <sub>I</sub> | Minimum input to output voltage difference | | 1 | | | V | | $V_{(REF)}$ | Reference output voltage (REF) | | 1.205 | 1.213 | 1.219 | V | | $V_{\rm ref}$ | Feedback regulation voltage (FB1) | | 1.136 | 1.146 | 1.154 | V | | IB | Feedback input bias current | | | 10 | 100 | nA | | | N-MOSFET on-resistance | V <sub>O1</sub> = 10 V, I <sub>(sw)</sub> = 500 mA | | 195 | 290 | <b>س</b> ـ | | DS(on) | (Q1) | V <sub>O1</sub> = 5 V, I <sub>(sw)</sub> = 500 mA | | 285 | 420 | mΩ | | | N-MOSFET switch current | TPS65100, TPS65101 | 1.6 | 2.3 | 2.6 | Α | | LIM | limit (Q1) | TPS65105 | 0.96 | 1.37 | 1.56 | Α | | | P-MOSFET on-resistance | V <sub>O1</sub> = 10 V, I <sub>(sw)</sub> = 100 mA | | 9 | 15 | ^ | | DS(on) | (Q2) | V <sub>O1</sub> = 5 V, I <sub>(sw)</sub> = 100 mA | | 14 | 22 | Ω | ## **Electrical Characteristics (continued)** $V_{I} = 3.3 \text{ V}$ , EN = $V_{I}$ , $V_{O1} = 10 \text{ V}$ , $T_{A} = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ , typical values are at $T_{A} = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------------------|---------| | | Maximum P-MOSFET peak switch current | | | | 1 | А | | I <sub>(SW)(off)</sub> | Off-state current (SW) | V <sub>(sw)</sub> = 15 V | | 1 | 10 | μA | | • | One illustratification and | 0°C ≤ T <sub>A</sub> ≤ 85°C | 1.295 | 1.6 | 2.1 | N.41.1- | | fosc | Oscillator frequency | -40°C ≤ T <sub>A</sub> ≤ 85°C | 1.191 | 1.6 | 2.1 | MHz | | $\Delta V_{O(\Delta VI)}$ | Line regulation | 2.7 V ≤ V <sub>I</sub> ≤ 5.7 V, I <sub>load</sub> = 100 mA | | 0.012 | | %/V | | $\Delta V_{O(\Delta IO)}$ | Load regulation | 0 mA ≤ I <sub>O</sub> ≤ 300 mA | | 0.2 | | %/A | | | CHARGE PUMP V <sub>O2</sub> | - | | | | | | V <sub>O2</sub> | Output voltage range | | -2 | | | V | | $V_{(REF)}$ | Reference output voltage (REF) | | 1.205 | 1.213 | 1.219 | V | | V <sub>ref</sub> | Feedback regulation voltage (FB2) | | -36 | 0 | 36 | mV | | I <sub>IB</sub> | Feedback input bias current | | | 10 | 100 | nA | | - | Q8 P-Channel switch r <sub>DS(ON)</sub> | 1 - 20 m/ | | 4.3 | 8 | | | r <sub>DS(on)</sub> | Q9 N-Channel switch r <sub>DS(ON)</sub> | $I_O = 20 \text{ mA}$ | | 2.9 | 4.4 | Ω | | I <sub>OM</sub> | Maximum output current | | 20 | | | mA | | $\Delta V_{O(\Delta VI)}$ | Line regulation | $7 \text{ V} \le \text{V}_{O1} \le 15 \text{ V}, \text{ I}_{O} = 10 \text{ mA}, \text{ V}_{O2} = -5 \text{ V}$ | | 0.09 | | %/V | | $\Delta V_{O(\Delta IO)}$ | Load regulation | 1 mA $\leq$ I <sub>O</sub> $\leq$ 20 mA, V <sub>O2</sub> = -5 V | | 0.126 | | %/mA | | | CHARGE PUMP V <sub>O3</sub> | | | | | | | V <sub>O3</sub> | Output voltage range | | | | 30 | V | | V <sub>(REF)</sub> | Reference output voltage | | 1.205 | 1.213 | 1.219 | V | | $V_{ref}$ | Feedback regulation voltage (FB3) | | 1.187 | 1.214 | 1.238 | V | | I <sub>IB</sub> | Feedback input bias current | | | 10 | 100 | nA | | | Q3 P-Channel switch r <sub>DS(on)</sub> | | | 9.9 | 15.5 | | | | Q4 N-Channel switch r <sub>DS(on)</sub> | | | 1.1 | 1.8 | Ω | | r <sub>DS(on)</sub> | Q5 P-Channel switch r <sub>DS(on)</sub> | I <sub>O</sub> = 20 mA | | 4.6 | 8.5 | | | | Q6 N-Channel switch r <sub>DS(on)</sub> | | | 1.2 | 2.2 | | | V <sub>d</sub> | D1 – D4 Shottky diode forward voltage | I <sub>(D1-D4)</sub> = 40 mA | | 610 | 720 | mV | | I <sub>OM</sub> | Maximum output current | | 20 | | | mA | | $\Delta V_{O(\Delta VI)}$ | Line regulation | $10 \text{ V} \le \text{V}_{\text{O1}} \le 15 \text{ V}, \text{ I}_{\text{O}} = 10 \text{ mA}, \text{V}_{\text{O3}} = 27 \text{ V}$ | | 0.56 | | %/V | | $\Delta V_{O(\Delta IO)}$ | Load regulation | 1 mA ≤ I <sub>O</sub> ≤ 20 mA, V <sub>O3</sub> = 27 V | | 0.05 | | %/mA | | | EGULATOR CONTROLLER V <sub>04</sub> | | | | 1 | | | V <sub>O4</sub> | Output voltage range (FB4) | 4.5 V ≤ V <sub>I</sub> ≤ 5.5 V, 10 mA ≤ I <sub>O</sub> ≤ 500 mA | 3.2 | 3.3 | 3.4 | V | | | Mandagua bas 12 | $V_{I} - V_{O4} - V_{BE} \ge 0.5 \text{ V}^{(1)}$ | 13.5 | 19 | | 4 | | I <sub>(BASE)</sub> | Maximum base drive current | $V_{I} - V_{O4} - V_{BE} \ge 0.75 \text{ V}^{(1)}$ | 20 | 27 | | mA | | $\Delta V_{O(\Delta VI)}$ | Line regulation | 4.75 V ≤ V <sub>I</sub> ≤ 5.5 V, I <sub>O</sub> = 500 mA | | 0.186 | | %/V | | $\Delta V_{O(\Delta IO)}$ | Load regulation | 1 mA ≤ I <sub>O</sub> ≤ 500 mA, V <sub>I</sub> = 5 V | | 0.064 | | %/A | | ` -/ | Start-up current | V <sub>O4</sub> ≤ 0.8 V | 11 | 20 | 25 | mA | | VCOM BUI | FFER | | <u> </u> | | | | | V <sub>cm</sub> | Common mode input range | | 2.25 | | V <sub>O1</sub> -2 | V | | V <sub>Io</sub> | Input offset voltage (IN) | I <sub>O</sub> = 0 mA | -25 | | 25 | mV | | 10 | , | <del>-</del> | | | , | | <sup>(1)</sup> With $V_1$ = supply voltage of the TPS6510x, $V_0$ 4 = output voltage of the regulator, $V_{BE}$ = basis emitter voltage of external transistor ## **Electrical Characteristics (continued)** $V_1 = 3.3 \text{ V}$ , EN = $V_1$ , $V_{O1} = 10 \text{ V}$ , $T_A = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ , typical values are at $T_A = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------|----------------------------|-------------------------|---------------------------|--------------------|------| | | | $I_O = \pm 25 \text{ mA}$ | -30 | | 37 | | | | DC Load regulation | $I_O = \pm 50 \text{ mA}$ | -45 | | 55 | m) / | | $\Delta V_{O(\Delta IO)}$ | DC Load regulation | $I_O = \pm 100 \text{ mA}$ | -72 | | 85 | mV | | | | $I_O = \pm 150 \text{ mA}$ | -97 | | 110 | | | I <sub>IB</sub> | Input bias current (IN) | | -300 | -30 | 300 | nA | | | | V <sub>O1</sub> = 15 V | 1.2 | | | Α | | I <sub>OM</sub> | Peak output current | V <sub>O1</sub> = 10 V | 0.65 | | | Α | | | | $V_{O1} = 5 V$ | 0.15 | | | Α | | FAULT PR | OTECTION THRESHOLDS | | | | | | | V <sub>(th, VO1)</sub> | | V <sub>O1</sub> Rising | -12%<br>V <sub>O1</sub> | -8.75%<br>V <sub>O1</sub> | -6 V <sub>O1</sub> | V | | V <sub>(th, VO2)</sub> | Shutdown threshold | V <sub>O2</sub> Rising | -13 V <sub>O2</sub> | -9% V <sub>O2</sub> | -5 V <sub>O2</sub> | V | | V <sub>(th, VO3)</sub> | | V <sub>O3</sub> Rising | -11 V <sub>O3</sub> | -8% V <sub>O3</sub> | –5 V <sub>O3</sub> | V | # 7.6 Dissipation Ratings | PACKAGE | $R\Theta_{JA}$ | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |--------------|---------------------------|---------------------------------------|---------------------------------------|---------------------------------------| | 24-Pin TSSOP | 30.13 C°/W (PWP soldered) | 3.3 W | 1.83 W | 1.32 W | | 24-Pin VQFN | 30 C°/W | 3.3 W | 1.8 W | 1.3 W | ## 7.7 Typical Characteristics Figure 1. Switching Frequency vs Free-Air Temperature Figure 2. rDS(on) N-Channel Main Switch vs Free-Air Temperature Figure 3. Efficiency vs Load Current Figure 4. Efficiency vs Load Current Figure 5. Efficiency vs Input Voltage Figure 6. PWM Operation Continuous Mode ## **Typical Characteristics (continued)** # **Typical Characteristics (continued)** ## 8 Detailed Description #### 8.1 Overview The TPS6510x series consists of a main boost converter operating with a fixed switching frequency of 1.6 MHz to allow for small external components. The boost converter output voltage $V_{O1}$ is also the input voltage, connected through the pin SUP, for the positive and negative charge pumps and the bias supply for the VCOM buffer. The linear regulator controller is independent from this system with its own enable pin. This allows the linear regulator controller to continue to operate while the other supply rails are disabled or in shutdown due to a fault condition on one of their outputs. See *Functional Block Diagram* for more information. ## 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Main Boost Converter The main boost converter operates with PWM and a fixed switching frequency of 1.6 MHz. The converter uses a unique fast response, voltage mode controller scheme with input voltage feedforward. This achieves excellent line and load regulation (typical is 0.2% A) and allows the use of small external components. To add higher flexibility to the selection of external component values the device uses external loop compensation. Although the boost converter looks like a nonsynchronous boost converter topology operating in discontinuous mode at light load, the TPS6510x series maintains continuous conduction even at light load currents. This is accomplished using the Virtual Synchronous Converter Technology for improved load transient response. This architecture uses an external Schottky diode and an integrated MOSFET in parallel connected between SW and SUP (see the functional block diagram). The integrated MOSFET Q2 allows the inductor current to become negative at light load conditions. For this purpose, a small integrated P-channel MOSFET with typical $r_{\rm DS(on)}$ of around10 $\Omega$ is sufficient. When the inductor current is positive, the external Schottky diode with the lower forward voltage conducts the current. This causes the converter to operate with a fixed frequency in continuous conduction mode over the entire load current range. This avoids the ringing on the switch pin as seen with a standard nonsynchronous boost converter and allows a simpler compensation for the boost converter. ## 8.3.2 VCOM Buffer VCOMIN is the input of the VCOM buffer. If the VCOM buffer is not required for certain applications, it is possible to shut down the VCOM buffer by statically connecting VCOMIN to ground, reducing the overall quiescent current. The VCOM pin can be left open in this case. The VCOM buffer features soft start avoiding a large voltage drop at $V_{O1}$ during start-up. During operation the VCOMIN cannot be pulled dynamically to ground. #### 8.3.3 Enable and Power-On Sequencing The device has two enable pins. These pins should be terminated and not left floating to prevent unpredictable operation. Pulling the enable pin (EN) high enables the device and starts the power on sequencing with the main boost converter $V_{O1}$ coming up first then the negative and positive charge pump and the VCOM buffer. If the VCOMIN pin is low, the VCOM buffer remains disabled. The linear regulator has an independent enable pin (ENR). Pulling this pin low disables the regulator, and pulling this pin high enables this regulator. If the enable pin EN is pulled high, the device starts its power on sequencing. The main boost converter starts up first with its soft start. If the output voltage has reached 91.25% of its output voltage, the negative charge pump comes up next. The negative charge pump starts with a soft start and when the output voltage has reached 91% of the nominal value, the positive charge pump comes up with a soft start. The VCOM buffer is enabled as soon as the positive charge pump has reached its nominal value and VCOMIN is greater than typically 1.0 V. Pulling the enable pin low shuts down the device. Depended on load current and output capacitance, each of the outputs goes down. #### 8.3.4 Positive Charge Pump The TPS6510x series has a fully regulated integrated positive charge pump generating $V_{O3}$ . The input voltage for the charge pump is applied to the SUP pin that is equal to the output of the main boost converter $V_{O1}$ . The charge pump is capable of supplying a minimum load current of 20 mA. Depending on the voltage difference between $V_{O1}$ and $V_{O3}$ higher load currents are possible. #### 8.3.5 Negative Charge Pump The TPS6510x series has a regulated negative charge pump using two external Schottky diodes. The input voltage for the charge pump is applied to the SUP pin that is connected to the output of the main boost converter $V_{O1}$ . The charge pump inverts the main boost converter output voltage and is capable of supplying a minimum load current of 20 mA. Depending on the voltage difference between $V_{O1}$ and $V_{O1}$ , higher load currents are possible. See Figure 12. #### **Feature Description (continued)** #### 8.3.6 Linear Regulator Controller The TPS6510x series includes a linear regulator controller to generate a 3.3-V rail which is useful when the system is powered from a 5-V supply. The regulator is independent from the other voltage rails of the device and has its own enable (ENR). Since most of the systems require this voltage rail to come up first it is recommended to use a R-C delay on EN. This delays the start-up of the main boost converter which will reduce the inrush current as well. If the linear regulator is not used then it is recommended to pull ENR pin to GND and to pull BASE and FB4 pin to VIN. #### 8.3.7 Soft Start The main boost converter as well as the charge pumps, linear regulator, and VCOM buffer have an internal soft start. This avoids heavy voltage drops at the input voltage rail or at the output of the main boost converter $V_{O1}$ during start-up caused by high inrush currents. See Figure 10 and Figure 11. During soft start of the main boost converter $V_{O1}$ the internal current limit threshold is increased in three steps. The device starts with the first step where the current limit is set to 2/5 of the typical current limit (2/5 of 2.3A) for 1024 clock cycles then increased to 3/5 of the current limit for 1024 clock cycles and the 3rd step is the full current limit. The TPS65101 has an extended soft-start time where each step is 2048 clock cycles. #### 8.3.8 Fault Protection All the outputs of the TPS65100 and TPS65105 have short-circuit detection where the device enters shutdown. The TPS65101, as an exception, does not enter shutdown in case one of the outputs falls below its power good threshold. The main boost converter has overvoltage and undervoltage protection. If the output voltage $V_{O1}$ rises above the overvoltage protection threshold of typically 5% of $V_{O1}$ , then the device stops switching but remains operational. When the output voltage falls below this threshold again, then the converter continues operation. When the output voltage falls below power good threshold of typically 8.75% of $V_{O1}$ , in case of a short-circuit condition, then the TPS65100 and TPS65105 goes into shutdown. Because there is a direct pass from the input to the output through the diode, the short-circuit condition remains. If this condition needs to be avoided, a fuse at the input or an output disconnect using a single transistor and resistor is required. The negative and positive charge pumps have an undervoltage lockout to protect the LCD panel of possible latch-up conditions in case of a short-circuit condition or faulty operation. When the negative output voltage is typically above 9.5% of its output voltage (closer to ground), then the device enters shutdown. When the positive charge pump output voltage $V_{O3}$ is below 8% typical of its output voltage, then the device goes into shutdown as well. See the fault protection thresholds section in the *Electrical Characteristics* table. The device can be enabled again by toggling the enable pin EN below 0.4 V or by cycling the input voltage below the undervoltage threshold of 2.2 V. The linear regulator reduces the output current to typical 20 mA under a short-circuit condition when the output voltage is typically < 1 V. See the *Functional Block Diagram*. The linear regulator does not go into shutdown under a short-circuit condition. #### 8.3.9 Thermal Shutdown A thermal shutdown is implemented to prevent damage due to excessive heat and power dissipation. Typically, the thermal shutdown threshold is $160^{\circ}$ C. If this temperature is reached, the device goes into shutdown. The device can be enabled by toggling the enable pin to low and back to high or by cycling the input voltage to GND and back to $V_{l}$ again. #### 8.3.10 Linear Regulator Controller The TPS6510x series includes a linear regulator controller to generate a 3.3-V rail when the system is powered from a 5-V supply. Because an external NPN transistor is required, the input voltage of the TPS6510x series applied to $V_I$ needs to be higher than the output voltage of the regulator. To provide a minimum base drive current of 13.5 mA, a minimum internal voltage drop of 500 mV from $V_I$ to $V_{(BASE)}$ is required. This can be translated into a minimum input voltage on V<sub>I</sub> for a certain output voltage as Equation 1 shows: $$V_{\text{l(min)}} = V_{\text{O4}} + V_{\text{BE}} + 0.5 \text{ V}$$ (1) #### **Feature Description (continued)** The base drive current together with the $h_{FE}$ of the external transistor determines the possible output current. Using a standard NPN transistor like the BCP68 allows an output current of 1 A and using the BCP54 allows a load current of 337 mA for an input voltage of 5 V. Other transistors can be used as well depending on the required output current, power dissipation, and PCB space. The device is stable with a 4.7- $\mu$ F ceramic output capacitor. Larger output capacitor values can be used to improve the load transient response when higher load currents are required. #### 8.4 Device Functional Modes #### 8.4.1 Enable and Disable $V_I \ge V_{IT+}$ : When the input voltage is above the undervoltage lockout threshold, the device is turned on and the power-on sequencing starts. $V_{I} \leq V_{IT}$ .: When the input voltage is below the undervoltage lockout threshold, the device turns off and all functions are disabled. #### 8.4.2 Fault Mode #### 8.4.2.1 Overvoltage Protection $V_{O1} > 105\%$ of $V_{O1}$ (typical): device stops switching but remains operational. When the output falls below this threshold, the converter continues operation. #### 8.4.2.2 Short-Circuit Protection $V_{\rm O1}$ < 91.25% of $V_{\rm O1}$ (typical): device goes into shutdown. Because there is a direct pass from input to output through the diode, the short-circuit condition remains. A fuse at the input or an output disconnect can avoid this condition. $V_{O2}$ < 91% of $V_{O2}$ (typical): device goes into shutdown. The device can be enabled by toggling the enable pin (EN) below 0.4 V or by cycling the input voltage below $V_{IT}$ . $V_{\rm O3}$ < 92% of $V_{\rm O3}$ (typical): device goes into shutdown. The device can be enabled by toggling the enable pin (EN) below 0.4 V or by cycling the input voltage below $V_{\rm IT}$ . V<sub>O4</sub> < 1 V (typical): linear regulator reduces output current to typical 20 mA. It does not go into shutdown. Submit Documentation Feedback Copyright © 2003–2016, Texas Instruments Incorporated ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TPS6510x series provides all three voltages that are required for (TFT) LCD displays. The auxiliary linear regulator controller can be used to generate a 3.3-V logic power rail for systems powered by a 5-V supply rail only. Additionally it has an integrated VCOM buffer to power the LCD backplane. ## 9.2 Typical Applications Figure 15 shows a typical application circuit for a display panel power by a 5-V supply rail. It generates up to 350 mA at 15 V to drive the source driver and 20 mA at 30 V and -12 V to drive the gate drivers. Figure 15. Typical Application Circuit ## **Typical Applications (continued)** #### 9.2.1 Design Requirements Table 1 shows the design parameters for this example. **Table 1. Design Parameters** | | PARAMETER | VALUE | |---------------------|---------------------------------------------------------|----------------| | VI | Input supply voltage | 3.3 V | | V <sub>O1</sub> | Boost converter output voltage and current | 10 V at 300 mA | | V <sub>O1(PP)</sub> | Boost converter peak-to-peak output voltage ripple | 1% = 10 mV | | V <sub>(SW)</sub> | Switch voltage drop | 0.5 V | | V <sub>F</sub> | Schottky diode forward voltage drop | 0.8 V | | V <sub>O2</sub> | Positive charge pump output voltage and current | 23 V at 20 mA | | V <sub>O2(PP)</sub> | Positive charge pump peak-to-peak output voltage ripple | 100 mV | | V <sub>O3</sub> | Negative charge pump output voltage and current | -5 V at 20 mA | | V <sub>O3(PP)</sub> | Negative charge pump peak-to-peak output voltage ripple | 100 mV | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Boost Converter Design Procedure The first step in the design procedure is to calculate the maximum possible output current of the main boost converter = 10 V. 1. Duty cycle: $$D = \frac{V_{O1} + V_F - V_I}{V_{O1} + V_F - V_{SW}} = \frac{10 \text{ V} + 0.8 \text{ V} - 3.3 \text{ V}}{10 \text{ V} + 0.8 \text{ V} - 0.5 \text{ V}} = 0.73$$ (2) 2. Average inductor current: $$I_{L} = \frac{I_{O1}}{1 - D} = \frac{300 \text{ mA}}{1 - 0.73} = 1.1 \text{ A}$$ (3) 3. Inductor peak-to-peak ripple current: $$\Delta i_{L} = \frac{\left(V_{I} - V_{SW}\right) \times D}{f_{osc} \times L} = \frac{\left(3.3 \text{ V} - 0.5 \text{ V}\right) \times 0.73}{1.6 \text{ MHz} \times 4.7 \text{ } \mu\text{H}} = 271 \text{ mA} \tag{4}$$ 4. Peak switch current: $$I_{(SW)M} = I_L + \frac{\Delta i_L}{2} = 1.1 \text{ A} + \frac{271 \text{ mA}}{2} = 1.24 \text{ A}$$ (5) The integrated switch, the inductor and the external Schottky diode must be able to handle the peak switch current. The calculated peak switch current has to be equal or lower than the minimum N-MOSFET switch current limit (Q1) as specified in the electrical characteristics table (1.6 A for the TPS65100/01 and 0.96 A for the TPS65105). If the peak switch current is higher, then the converter cannot support the required load current. This calculation must be done for the minimum input voltage where the peak switch current is highest. The calculation includes conduction losses like switch $r_{DS(on)}$ and diode forward drop voltage losses. Additional switching losses, inductor core and winding losses, etc., require a slightly higher peak switch current in the actual application. The above calculation still allows an estimate for a good design and component selection. #### 9.2.2.1.1 Inductor Selection Several inductors work with the TPS6510x series. Especially with the external compensation, the performance can be adjusted to the specific application requirements. The main parameter for inductor selection is the saturation current of the inductor which should be higher than the peak switch current as calculated above with additional margin to cover for heavy load transients and extreme start-up conditions. Another method is to choose the inductor with a saturation current at least as high as the minimum switch current limit of 1.6 A for the TPS65100/01 and 0.96 A for the TPS65105. The different switch current limits allow selection of a physically smaller inductor when less output current is required. The second important parameter is inductor DC resistance. Usually, the lower the DC resistance, the higher the efficiency. However, inductor DC resistance, is not the only parameter determining the efficiency. Especially for a boost converter where the inductor is the energy storage element the type and material of the inductor influences the efficiency as well. Especially at the high switching frequency of 1.6 MHz, inductor core losses, proximity effects, and skin effects become more important. Usually, an inductor with a larger form factor yields higher efficiency. The efficiency difference between different inductors can vary between 2% to 10%. For the TPS6510x series, inductor values between 3.3 µH and 6.8 µH are a good choice but other values can be used as well. Possible inductors are shown in Table 2. | DEVICE | INDUCTOR VALUE | COMPONENT SUPPLIER | DIMENSIONS / mm | I <sub>SAT</sub> / DCR | |----------|----------------|-----------------------------|-----------------|------------------------| | | 4.7 μΗ | Coilcraft DO1813P-472HC | 8,89 x 6,1 x 5 | 2.6 A/54 mΩ | | | 4.2 μΗ | Sumida CDRH5D28 4R2 | 5,7 x 5,7 x 3 | 2.2 A/23 mΩ | | TDC65400 | 4.7 μΗ | Sumida CDC5D23 4R7 | 6 x 6 x 2,5 | 1.6 A/48 mΩ | | TPS65100 | 3.3 μΗ | Wuerth Elektronik 744042003 | 4,8 x 4,8 x 2 | 1.8 A/65 mΩ | | | 4.2 μΗ | Sumida CDRH6D12 4R2 | 6,5 x 6,5 x 1,5 | 1.8 A/60 mΩ | | | 3.3 μΗ | Sumida CDRH6D12 3R3 | 6,5 x 6,5 x 1,5 | 1.9 A/50 mΩ | | | 3.3 μΗ | Sumida CDPH4D19 3R3 | 5,1 x 5,1 x 2 | 1.5 A/26 mΩ | | | 3.3 μΗ | Coilcraft DO1606T-332 | 6,5 x 5,2 x 2 | 1.4 A/120 mΩ | | TPS65105 | 3.3 μΗ | Sumida CDRH2D18/HP 3R3 | 3,2 x 3,2 x 2 | 1.45 A/69 mΩ | | | 4.7 μΗ | Wuerth Elektronik 744010004 | 5,5 x 3,5 x 1 | 1.0 A/260 mΩ | | | 3.3 μΗ | Coilcraft LPO6610-332M | 6,6 x 5,5 x 1 | 1.3 A/160 mΩ | **Table 2. Inductor Selection** ## 9.2.2.1.2 Output Capacitor Selection For the best output voltage filtering, a low ESR output capacitor is recommended. Ceramic capacitors have a low ESR value, but depending on the application, tantalum capacitors can be used as well. A 22-μF ceramic output capacitor works for most of the applications. Higher capacitor values can be used to improve the load transient regulation. See Table 3 for selection of the output capacitor. The output voltage ripple can be calculated as: $$\Delta V_{O1} = \frac{I_{O1}}{C_O} \times \left(\frac{1}{f_{OSC}} - \frac{I_{(SW)M} \times L}{V_{O1} + V_F - V_I}\right) + I_{(SW)M} \times ESR$$ #### where - I<sub>(SW)M</sub> = Peak switch current as calculated in the previous section with I<sub>(SW)M</sub> - L = Selected inductor value - I<sub>O</sub> = Normal load current - f<sub>osc</sub> = Switching frequency - V<sub>F</sub> = Rectifier diode forward voltage (typical 0.3 V) - C<sub>O</sub> = Selected output capacitor - ESR = Output capacitor ESR value ## 9.2.2.1.3 Input Capacitor Selection For good input voltage filtering, low ESR ceramic capacitors are recommended. A 22-μF ceramic input capacitor is sufficient for most of the applications. For better input voltage filtering, this value can be increased. See Table 3 for input capacitor recommendations. Copyright © 2003-2016, Texas Instruments Incorporated (6) #### **Table 3. Input and Output Capacitors Selection** | CAPACITOR | VOLTAGE RATING | COMPONENT SUPPLIER | COMMENTS | |------------|----------------|---------------------------|---------------------------------| | 22 μF/1210 | 16 V | Taiyo Yuden EMK325BY226MM | output capacitor C <sub>O</sub> | | 22 μF/1206 | 6.3 V | Taiyo Yuden JMK316BJ226 | input capacitor C <sub>I</sub> | #### 9.2.2.1.4 Rectifier Diode Selection A Schottky diode is recommended to achieve good efficiency as the forward voltage drop is lower than of silicon diodes. The following table shows criteria which should be considered when choosing the rectifier diode: **Table 4. Rectifier Diode Selection Requirements** | PARAMETER | VALUE | Comment | |-----------------------------------------------|----------------------|-------------------------------------------------------| | Voltage Rating | ≥ V <sub>O1(M)</sub> | Higher than maximum output voltage of boost converter | | Average Forward Current | ≥ I <sub>O</sub> | Higher than the output current | | Peak Current | > I <sub>L(PP)</sub> | Higher than the inductor peak current | | Forward voltage drop, reverse leakage current | Low as possible | For good efficiency | Possible diodes are: On Semiconductor MBRM120L, Microsemi UPS120E, and Fairchild Semiconductor MBRS130L. #### 9.2.2.1.5 Converter Loop Design and Stability The TPS6510x series converter loop can be externally compensated and allows access to the internal transconductance error amplifier output at the COMP pin. A small feedforward capacitor across the upper feedback resistor divider speeds up the circuit as well. To test the converter stability and load transient performance of the converter, a load step from 50 mA to 250 mA is applied, and the output voltage of the converter is monitored. Applying load steps to the converter output is a good tool to judge the stability of such a boost converter. Please refer to SLVA381 to understand the relationship between the phase margin in an AC loop response and the ringing in a load-step #### 9.2.2.1.6 Design Procedure Quick Steps - 1. Select the feedback resistor divider to set the output voltage. - 2. Select the feedforward capacitor to place a zero at 50 kHz. - 3. Select the compensation capacitor on pin COMP. The smaller the value, the higher the low frequency gain. - 4. Use a $50\text{-}k\Omega$ potentiometer in series to $C_c$ and monitor $V_{O1}$ during load transients. Fine tune the load transient by adjusting the potentiometer. Select a resistor value that comes closest to the potentiometer resistor value. This needs to be done at the highest $V_I$ and highest load current since the stability is most critical at these conditions. #### 9.2.2.1.7 Setting the Output Voltage and Selecting the Feedforward Capacitor The output voltage is set by the external resistor divider and is calculated as: $$V_{O1} = V_{ref} \times \left(1 + \frac{R_1}{R_2}\right) \tag{7}$$ Across the upper resistor a bypass capacitor is required to speed up the circuit during load transients as shown in Figure 16. Figure 16. Feedforward Capacitor Together with R1 the bypass capacitor C8 sets a zero in the control loop at approximately 50 kHz: $$f_Z = \frac{1}{20 \times \pi \times C8 \times R1} \tag{8}$$ A value closest to the calculated value should be used. Larger feedforward capacitor values reduce the load regulation of the converter and cause DC voltage changes as shown in Figure 17. Figure 17. Load Regulation Caused by a Too Large Feedforward Capacitor Value #### 9.2.2.2 Negative Charge Pump The negative charge pump provides a regulated output voltage by inverting the main output voltage V<sub>O1</sub>. The negative charge pump output voltage is set with external feedback resistors. The maximum load current of the negative charge pump depends on the voltage drop across the external Schottky diodes, the internal on resistance of the charge pump MOSFETS Q8 and Q9, and the impedance of the flying capacitor C12. When the voltage drop across these components is larger than the voltage difference from $V_{O1}$ to $V_{O2}$ , the charge pump is in dropout, providing the maximum possible output current. Therefore, the higher the voltage difference between $V_{O1}$ and $V_{O2}$ , the higher the possible load current. See Figure 12 for the possible output current versus boost converter voltage $V_{O1}$ . $$V_{O2(max)} = -(V_{O1} - 2V_F - I_O(2 \times r_{DS(on)Q8} + 2 \times r_{DS(on)Q9}))$$ (9) Setting the output voltage: $$V_{O2} = -1.213 \text{ V} \times \left(\frac{R_3}{R_4}\right)$$ $$R3 = R4 \times \left( \frac{\left| V_{O2} \right|}{1.213 \text{ V}} \right)$$ The lower feedback resistor value R4 should be in a range between 40 k $\Omega$ to 120 k $\Omega$ or the overall feedback resistance should be within 500 k $\Omega$ to 1 M $\Omega$ . Smaller values load the reference too heavily and larger values may cause stability problems. The negative charge pump requires two external Schottky diodes. The peak current rating of the Schottky diode has to be twice the load current of the output. For a 20-mA output current, the dual Schottky diode BAT54 or similar is a good choice. ## 9.2.2.3 Positive Charge Pump The positive charge pump can be operated in a voltage doubler mode or a voltage tripler mode depending on the configuration of the C2+ and C2-/MODE pins. To operate in a voltage doubler leave the C2+ pin open and connect C2-/MODE to GND. To operate the charge pump in the voltage tripler mode, a flying capacitor needs to be connected between C2+ and C2-/MODE. The maximum load current of the positive charge pump depends on the voltage drop across the internal Schottky diodes, the internal on resistance of the charge pump MOSFETS, and the impedance of the flying capacitor. When the voltage drop across these components is larger than the voltage difference $V_{O1}$ x 2 to $V_{O3}$ (doubler mode) or $V_{O1}$ x 3 to $V_{O3}$ (tripler mode), then the charge pump is in dropout, providing the maximum possible output current. Therefore, the higher the voltage difference between 2 x $V_{O1}$ or 3 x $V_{O1}$ to $V_{O3}$ , the higher the possible load current. See Figure 13 and Figure 14 for the output current versus boost converter voltage $V_{O1}$ and the following calculations. The following graph shows voltage ranges of a doubler and tripler depending of the boost converter voltage $V_{O1}$ . Figure 18. Positive Charge Pump – Output Ranges for $I_0 = 20 \text{ mA}$ Table 5 gives first order formulas to calculate the minimum and maximum output voltages of the positive charge pump. **Table 5. Voltage Limitation Positive Charge Pump** | MODE | | EQUATION | |---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Doubler | Minimum output voltage | $V_{O3(min_d)} = V_{O1}$ | | Doublei | Maximum output voltage | $V_{O3(max\_d)} = 2 \times V_{O1} - (2 \times V_F + 2 \times I_{O} \cdot (2 \times r_{DS(on)Q5} + r_{DS(on)Q3} + r_{DS(on)Q4}))$ | | Triplor | Minimum output voltage | $V_{O3(min\_t)} = V_{O3(max\_d)}$ | | Tripler | Maximum output voltage | $V_{O3(max_t)} = 3 \times V_{O1} - (4 \times V_F + 2 \times I_O (3 \times r_{DS(on)Q5} + r_{DS(on)Q3} + r_{DS(on)Q4}))$ | The output voltage is set by the external resistor divider and is calculated as: $$V_{O3} = 1.214 \text{ V} \times \left(1 + \frac{R5}{R6}\right)$$ (10) $$R5 = R6 \times \left(\frac{|V_{03}|}{1.214 \text{ V}} - 1\right) \tag{11}$$ #### 9.2.2.4 VCOM Buffer The VCOM buffer is typically used to drive the backplane of a TFT panel. The VCOM output voltage is typically set to half of the main output voltage $V_{\rm O1}$ plus a small shift to implement the specific compensation voltage. The TFT video signal gets coupled through the TFT storage capacitor plus the LCD cell capacitance to the output of the VCOM buffer. Because of these, short current pulses in the positive and negative direction appear at the output of the VCOM buffer. To minimize the output voltage ripple caused by the current pulses, a transconductance amplifier having a current source output and an output capacitor is used. The output capacitor supports the high frequency part of the current pulses drawn from the LCD panel. The VCOM buffer only needs to handle the low frequency portion of the current pulses. A 1- $\mu$ F ceramic output capacitor is sufficient for most of the applications. The VCOM buffer has an integrated soft start to avoid voltage drops on $V_{O1}$ during start-up. The soft start is implemented as such that the VCOMIN is held low until the VCOM buffer is fully biased and the common mode range is reached. Then the positive input is released and the VCOM buffer output slowly comes up. Usually a 1-nF capacitor on VCOMIN to GND is used to filter high frequency noise coupled in from $V_{O1}$ . The size of this capacitor together with the upper feedback resistor value determines the start-up time. The larger the capacitor from VCOMIN to GND, the slower the start-up time. #### 9.2.3 Application Curves Table 6 lists the application curves. **Table 6. Table of Graphs** | | | | FIGURE | |-----------------|----------------------------------------------------|--------------------------------------------------|-----------| | MAIN B | OOST CONVERTER (V <sub>OUT1</sub> ) | | • | | | PWM operation at light load | | Figure 7 | | | Load transient response, $C_O = 22 \mu F$ | | Figure 8 | | | Load transient response, $C_O = 2 \times 22 \mu F$ | | Figure 9 | | | Power-up sequencing | | Figure 10 | | | Soft start V <sub>O1</sub> | | Figure 11 | | NEGAT | IVE CHARGE PUMP | | | | I <sub>OM</sub> | V <sub>O2</sub> Maximum load current | vs Output voltage V <sub>O1</sub> | Figure 12 | | POSITI | VE CHARGE PUMP | | | | I <sub>OM</sub> | V <sub>O3</sub> Maximum load current | vs Output voltage V <sub>O1</sub> (doubler mode) | Figure 13 | | I <sub>OM</sub> | V <sub>O3</sub> Maximum load current | vs Output voltage V <sub>O1</sub> (tripler mode) | Figure 14 | Product Folder Links: TPS65100 TPS65101 TPS65105 #### 9.3 System Examples #### 9.3.1 Notebook Supply Figure 19 shows a typical application circuit suitable to supply (TFT) LCD displays in notebook applications. The circuit is designed to operate from a single-cell Li-lon battery and generates output voltages for the source driver VO1 of 10 V, for the gate driver VO2 of –5 V and VO3 of 23 V and a VCOM voltage of VO1/2. Copyright © 2016, Texas Instruments Incorporated Figure 19. Typical Application, Notebook Supply Diagram ## **System Examples (continued)** #### 9.3.2 Monitor Supply Figure 20 shows a typical application circuit suitable to supply (TFT) LCD displays in monitor applications. The circuit is designed to operate by a 5-V power rail and generates output voltages for the source driver VO1 of 13.5 V, for the gate driver VO2 of -7 V and VO3 of 23 V and a VCOM voltage of VO1/2. Additionally monitor applications also require a supply voltage for the digital part that is provided from VO4 of 3.3 V. Figure 20. Typical Application, Monitor Supply Diagram ## 10 Power Supply Recommendations The TPS6510x devices are designed to operate from an input voltage supply range from 2.7 V to 5.8 V. This input supply must be well regulated. ## 11 Layout #### 11.1 Layout Guidelines For all switching power supplies, the layout is an important step in the design, especially at high-peak currents and switching frequencies. If the layout is not carefully designed, the regulator might show stability and EMI problems. Therefore, the traces carrying high-switching currents should be routed first using wide and short traces. The input filter capacitor should be placed as close as possible to the input pin VIN of the IC. TI recommends the following PCB layout guidelines for the TPS6510x devices: - 1. Connect PGND and AGND together on the same ground plane - 2. Connect all capacitor grounds and PGND together on a common ground plane. - 3. Place the input capacitor as close as possible to the input pin of the IC. - 4. Place the rectifier diode as close as possible to the IC - 5. Route first the traces carrying high-switching current with wide and short traces - 6. Isolate analog signal paths from power paths. - 7. If vias are necessary, try to use more than one in parallel to decrease parasitics, especially for power traces. - 8. Solder the thermal pad to the PCB for good thermal performance. #### 11.2 Layout Example Figure 21. TPS6510x Layout Example Submit Documentation Feedback Copyright © 2003–2016, Texas Instruments Incorporated #### 11.3 Thermal Performance An influential component of thermal performance of a package is board design. To take full advantage of the heat dissipation abilities of the PowerPAD or VQFN package with exposed thermal die, a board that acts similar to a heat sink and allows the use of an exposed (and solderable) deep downset pad should be used. For further information, see the Texas Instruments application notes *PowerPAD Thermally Enhanced Package* and *PowerPAD Made Easy*. For the VQFN package, see the *QFN/SON PCB Attachement* application report. Especially for the VQFN package it is required to solder down the Thermal Pad to achieve the required thermal resistance. ## 12 Device and Documentation Support ## 12.1 Device Support ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 12.2 Documentation Support #### 12.2.1 Related Documentation For related documentation see the following: - PowerPAD Thermally Enhanced Package (SLMA002) - QFN/SON PCB Attachement (SLUA271) - PowerPAD Made Easy (SLMA004) - How to Compensate the TPS6510x (SLVA813) - Simplifying Stability Checks (SLVA381) #### 12.3 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 7. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |----------|----------------|--------------|---------------------|---------------------|---------------------| | TPS65100 | Click here | Click here | Click here | Click here | Click here | | TPS65101 | Click here | Click here | Click here | Click here | Click here | | TPS65105 | Click here | Click here | Click here | Click here | Click here | #### 12.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.5 Community Resource The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.6 Trademarks PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. Product Folder Links: TPS65100 TPS65101 TPS65105 #### 12.7 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS65100 TPS65101 TPS65105 www.ti.com 23-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TPS65100PWP | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65100 | | TPS65100PWP.A | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65100 | | TPS65100PWPR | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65100 | | TPS65100PWPR.A | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65100 | | TPS65100RGER | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65100 | | TPS65100RGER.A | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65100 | | TPS65101PWP | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65101 | | TPS65101PWP.A | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65101 | | TPS65101PWPR | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65101 | | TPS65101PWPR.A | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65101 | | TPS65101RGER | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65101 | | TPS65101RGER.A | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65101 | | TPS65105PWP | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65105 | | TPS65105PWP.A | Active | Production | HTSSOP (PWP) 24 | 60 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65105 | | TPS65105PWPR | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65105 | | TPS65105PWPR.A | Active | Production | HTSSOP (PWP) 24 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS65105 | | TPS65105RGER | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65105 | | TPS65105RGER.A | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65105 | | TPS65105RGERG4 | Active | Production | VQFN (RGE) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS<br>65105 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ## PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS65100: Automotive: TPS65100-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 23-May-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65100PWPR | HTSSOP | PWP | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | | TPS65100RGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TPS65101PWPR | HTSSOP | PWP | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | | TPS65101RGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TPS65105PWPR | HTSSOP | PWP | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | | TPS65105RGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 23-May-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65100PWPR | HTSSOP | PWP | 24 | 2000 | 350.0 | 350.0 | 43.0 | | TPS65100RGER | VQFN | RGE | 24 | 3000 | 356.0 | 356.0 | 35.0 | | TPS65101PWPR | HTSSOP | PWP | 24 | 2000 | 350.0 | 350.0 | 43.0 | | TPS65101RGER | VQFN | RGE | 24 | 3000 | 356.0 | 356.0 | 35.0 | | TPS65105PWPR | HTSSOP | PWP | 24 | 2000 | 350.0 | 350.0 | 43.0 | | TPS65105RGER | VQFN | RGE | 24 | 3000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | TPS65100PWP | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | TPS65100PWP.A | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | TPS65101PWP | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | TPS65101PWP.A | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | TPS65105PWP | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | | TPS65105PWP.A | PWP | HTSSOP | 24 | 60 | 530 | 10.2 | 3600 | 3.5 | 4.4 x 7.6, 0.65 mm pitch PLASTIC SMALL OUTLINE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # ·in the state of t # PowerPAD™ TSSOP - 1.2 mm max height PLASTIC SMALL OUTLINE ## NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. - 5. Features may not be present and may vary. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. PLASTIC SMALL OUTLINE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated